

# PIC18F1XK22/LF1XK22

# PIC18F1XK22/LF1XK22 Family Silicon Errata and Data Sheet Clarification

The PIC18F1XK22/LF1XK22 family devices that you have received conform functionally to the current Device Data Sheet (DS41365**C**), except for the anomalies described in this document.

The silicon issues discussed in the following pages are for silicon revisions with the Device and Revision IDs listed in Table 1. The silicon issues are summarized in Table 2.

The errata described in this document will be addressed in future revisions of the PIC18F1XK22/LF1XK22 silicon.

| Note: | This document summarizes all silicon         |  |  |  |  |  |  |  |  |  |
|-------|----------------------------------------------|--|--|--|--|--|--|--|--|--|
|       | errata issues from all revisions of silicon, |  |  |  |  |  |  |  |  |  |
|       | previous as well as current.                 |  |  |  |  |  |  |  |  |  |

Data Sheet clarifications and corrections start on page 8, following the discussion of silicon issues.

The silicon revision level can be identified using the current version of MPLAB<sup>®</sup> IDE and Microchip's programmers, debuggers, and emulation tools, which are available at the Microchip corporate web site (www.microchip.com).

For example, to identify the silicon revision level using MPLAB IDE in conjunction with MPLAB ICD 2 or PICkit<sup>™</sup> 3:

- Using the appropriate interface, connect the device to the MPLAB ICD 2 programmer/ debugger or PICkit<sup>™</sup> 3.
- 2. From the main menu in MPLAB IDE, select <u>Configure>Select Device</u>, and then select the target part number in the dialog box.
- 3. Select the MPLAB hardware tool (<u>Debugger>Select Tool</u>).
- Perform a "Connect" operation to the device (<u>Debugger>Connect</u>). Depending on the development tool used, the part number and Device Revision ID value appear in the **Output** window.

**Note:** If you are unable to extract the silicon revision level, please contact your local Microchip sales office for assistance.

The DEVREV values for the various PIC18F1XK22/ LF1XK22 silicon revisions are shown in Table 1.

# TABLE 1:SILICON DEVREV VALUES

| Part Number  | Device ID |     | Revision ID for Silicon Revision <sup>(1)</sup> |     |     |     |  |  |
|--------------|-----------|-----|-------------------------------------------------|-----|-----|-----|--|--|
|              | Device ID | A1  | A2                                              | A3  | A7  | A8  |  |  |
| PIC18F14K22  | 4F20h     | 01h | 02h                                             | 03h | 07h | 08h |  |  |
| PIC18F13K22  | 4F40h     | 01h | 02h                                             | 03h | 07h | 08h |  |  |
| PIC18LF14K22 | 4F60h     | 01h | 02h                                             | 03h | 07h | 08h |  |  |
| PIC18LF13K22 | 4F80h     | 01h | 02h                                             | 03h | 07h | 08h |  |  |

**Note 1:** The Device IDs (DEVID and DEVREV) are located at the last two implemented addresses in program memory. They are shown in hexadecimal in the format "DEVID:DEVREF".

2: Refer to the "PIC18F1XK22/LF1XK22 Flash Memory Programming Specification" (DS41357) for detailed information on Device and Revision IDs for your specific device.

|                                             |                  | Item |                                          | Affected Revisions <sup>(1)</sup> |   |    |    |            |
|---------------------------------------------|------------------|------|------------------------------------------|-----------------------------------|---|----|----|------------|
| Module                                      | Feature Number   |      | Issue Summary                            | A1 A2                             |   | A3 | A7 | <b>A</b> 8 |
| ADC (Analog-to-Digital<br>Converter)        | ADC Conversion   | 1.1  | Large INL error on AN3.                  | х                                 | х | х  | х  |            |
| ADC (Analog-to-Digital<br>Converter)        | ADC Conversion   | 1.2  | ADC conversion does not<br>complete.     | Х                                 | X | Х  | Х  |            |
| ECCP                                        | Full Bridge mode | 2.   | Delay time with direction change.        | Х                                 | х | Х  | Х  |            |
| EUSART                                      | —                | 3.1  | Unreliable RCIDL bit.                    | Х                                 | Х | Х  | Х  | Х          |
| EUSART                                      | —                | 3.2  | Clear the OERR flag.                     | Х                                 | Х | Х  | Х  |            |
| EUSART                                      | _                | 3.3  | RX and TX are unavailable for output.    | Х                                 | Х | Х  | Х  |            |
| EUSART                                      | _                | 3.4  | Unexpected results.                      | Х                                 | Х | Х  | Х  | Х          |
| MSSP (Master Synchro-<br>nous Serial Port)  | —                | 4.   | I <sup>2</sup> C™ mode and SPI mode.     | Х                                 | х | Х  | Х  |            |
| Oscillator                                  | LP Osc.          | 5.   | Osc. switching and LP Osc. fails at hot. | Х                                 |   |    |    |            |
| Programmable Voltage<br>Reference (Vref)    | CVREF output     | 6.   | RC2 disabled.                            | Х                                 |   |    |    |            |
| In-Circuit Serial Program-<br>ming™ (ICSP™) | —                | 7.   | ICSP™ works only at<br>VDD>2V.           | Х                                 | Х | Х  | Х  |            |
| Internal Oscillator                         | _                | 8.   | Frequency tolerance.                     | Х                                 | Х | Х  | Х  |            |
| PORTB Interrupt-on-<br>Change               | IOCB             | 9.   | Interrupt-on-change.                     | Х                                 | Х | Х  | Х  |            |

Note 1: Only those issues indicated in the last column apply to the current silicon revision.

# Silicon Errata Issues

Note: This document summarizes all silicon errata issues from all revisions of silicon, previous as well as current. Only the issues indicated by the shaded column in the following tables apply to the current silicon revision (A8).

# 1. Module: ADC (Analog-to-Digital Converter)

1.1 ADC conversion on AN3/OSC2 will have large INL error up to approximately 8 LSb.

# Work around

None for the AN3 pin. For better accuracy, use another analog pin.

#### Affected Silicon Revisions

| A1 | A2 | 2 | A3 | A7 | <b>A</b> 8 |  |  |
|----|----|---|----|----|------------|--|--|
| Х  | Х  |   | Х  | Х  |            |  |  |

1.2 Under certain device operating conditions, the ADC conversion may not complete properly. When this occurs, the ADC Interrupt Fag (ADIF) does not get set, the ADGO/DONE bit does not get cleared, and the conversion result does not get loaded into the ADRESH and ADRESL result registers.

## Work around

- Method 1: Select the dedicated RC oscillator as the ADC conversion clock source and perform all conversions with the device in Sleep.
- Method 2: Provide a fixed delay in software to stop the A-to-D conversion manually, after all 10 bits are converted, but before the conversion would complete automatically. The conversion is stopped by clearing the GO/ DONE bit in software. The GO/ DONE bit must be cleared during the last 1/2 TAD cycle, before the conversion would have completed automatically. Refer to Figure 1 for details.

# FIGURE 1: INSTRUCTION CYCLE DELAY CALCULATION EXAMPLE



# PIC18F1XK22/LF1XK22

In Figure 1, 88 instruction cycles (TcY) will be required to complete the full conversion. Each TAD cycle consists of 8 TcY periods. A fixed delay is provided to stop the A/D conversion after 86 instruction cycles and terminate the conversion at the correct time as shown in the figure above.

| Note: | The exact delay time will depend on the   |
|-------|-------------------------------------------|
|       | choice of Fosc and the TAD divisor        |
|       | (ADCS) selection. The TCY counts shown    |
|       | in the timing diagram above apply to this |
|       | example only. Refer to Table 3 for the    |
|       | required delay counts for other           |
|       | configurations.                           |

# EXAMPLE 1: CODE EXAMPLE OF INSTRUCTION CYCLE DELAY

| BSF   | ADCON0, | ADGO | ; Start ADC conversion<br>; Provide 86<br>instruction cycle |
|-------|---------|------|-------------------------------------------------------------|
| BCF   | ADCON0, | ADGO | delay here ; Terminate the                                  |
| NOUTE |         |      | conversion manually                                         |
| MOVF  | ADRESH, | W    | ; Read conversion result                                    |

For other combinations of FOSC, TAD values and Instruction cycle delay counts, refer to Table 3.

# TABLE 3: INSTRUCTION CYCLE DELAY COUNTS FOR OTHER Fosc AND TAD COMBINATIONS

| Fosc      | TAD     | Instruction Cycle Delay<br>Counts |
|-----------|---------|-----------------------------------|
| 32 MHz    | Fosc/64 | 172                               |
| 52 WII 12 | Fosc/32 | 86                                |
|           | Fosc/64 | 172                               |
| 16 MHz    | Fosc/32 | 86                                |
|           | Fosc/16 | 43                                |
| 8 MHz     | Fosc/32 | 86                                |
| 0 1011 12 | Fosc/16 | 43                                |

# Affected Silicon Revisions

| A1 | A2 | A3 | A7 | <b>A</b> 8 |  |  |
|----|----|----|----|------------|--|--|
| Х  | Х  | Х  | Х  |            |  |  |

# 2. Module: ECCP

2.1 Changing direction in Full-Bridge mode inserts a dead band time of 4/Fosc \* TMR2 Prescale instead of 1/Fosc \* TMR2 Prescale as specified in the data sheet.

Work around

None.

## Affected Silicon Revisions

| A1 | A2 | A3 | A7 | <b>A</b> 8 |  |  |
|----|----|----|----|------------|--|--|
| Х  | Х  | Х  | Х  |            |  |  |

2.2 In Full-Bridge mode, when PR2 = CCPR1L, DC1B<1:0> = 00, and the direction is changed, then the dead time before the modulated output starts is compromised. The modulated signal improperly starts immediately with the direction change and stays on for Tosc \* TMR2 Prescale \* DC1B<1:0>.

# Work around

Avoid changing direction when the duty cycle is within three least significant steps of 100% duty cycle. Instead, clear the DC1B<1:0> bits before the direction change and then set them to the desired value after the direction change is complete.

# Affected Silicon Revisions

| A1 | A2 | A3 | A7 | <b>A</b> 8 |  |  |
|----|----|----|----|------------|--|--|
| Х  | Х  | Х  | Х  |            |  |  |

# 3. Module: EUSART

3.1 In Asynchronous Receive mode, the RCIDL bit of the BAUDCON register will properly go low when a low pulse greater than 1/16<sup>th</sup> of a bit time is received on the RX input. The RCIDL bit will then improperly go high if a low pulse less than 1/16 bit time occurs on the RX input within one bit period, after the falling edge of the first pulse. This erratum affects only users monitoring the RCIDL bit as a part of their serial protocol.

# Work around

None.

| A1 | A2 | A3 | A7 | <b>A</b> 8 |  |  |
|----|----|----|----|------------|--|--|
| Х  | Х  | Х  | Х  | Х          |  |  |

3.2 The OERR flag of the RCSTA register is reset only by either clearing the CREN bit of the RCSTA register or by a device Reset. Clearing the SPEN bit of the RCSTA register does not clear the OERR flag.

# Work around

Clear the OERR flag by clearing the CREN bit in lieu of clearing the SPEN bit.

# Affected Silicon Revisions

| A1 | A2 | A3 | A7 | <b>A</b> 8 |  |  |
|----|----|----|----|------------|--|--|
| Х  | Х  | Х  | Х  |            |  |  |

3.3 When the SPEN bit of the RCSTA register is set and the CREN bit of the RCSTA register is clear, the RX pin is not available for general purpose output. Likewise, when the SPEN bit of the RCSTA register is set and the TXEN bit of the TXSTA register is clear, the TX pin is not available for general purpose output. However, both the RX and TX pins can be read regardless of the state of the RCSTA and TXSTA control registers.

# Work around

None.

# Affected Silicon Revisions

| A1 | A2 | A3 | A7 | <b>A</b> 8 |  |  |
|----|----|----|----|------------|--|--|
| Х  | Х  | Х  | Х  |            |  |  |

3.4 Unexpected results occur if the EUSART is disabled and then re-enabled with the EUSART receive interrupt and global interrupts enabled, then a single cycle instruction is followed by a 2 cycle instruction.

# Work around

Always execute at least 2 single-cycle instructions, immediately following setting the SPEN bit to '1'.

# Affected Silicon Revisions

| A1 | A2 | A3 | A7 | <b>A</b> 8 |  |  |
|----|----|----|----|------------|--|--|
| Х  | Х  | Х  | Х  | Х          |  |  |

# 4. Module: MSSP (Master Synchronous Serial Port)

4.1 In I<sup>2</sup>C<sup>™</sup> Master mode, baud rates obtained by setting SSPADD to a value less than 0x03 will cause unexpected operation.

# Work around

Ensure SSPADD is set to a value greater than or equal to 0x03.

#### Affected Silicon Revisions

| A1 | A2 | A3 | A7 | <b>A</b> 8 |  |  |
|----|----|----|----|------------|--|--|
| Х  | Х  | Х  | Х  |            |  |  |

4.2 In SPI Master mode, when the CKE bit is cleared and the SMP bit is set, the last bit of the incoming data stream (bit 0) at the SDI pin will not be sampled properly.

## Work around

None.

# Affected Silicon Revisions

| A1 | A2 | A3 | A7 | <b>A</b> 8 |  |  |
|----|----|----|----|------------|--|--|
| Х  | Х  | Х  | Х  |            |  |  |

4.3 When SPI is enabled in Master mode with CKE = 1 and CKP = 0, a 1/Fosc wide pulse will occur on the SCK pin.

# Work around

Configure the SCK pin as an input until after the MSSP is setup.

# Affected Silicon Revisions

| A1 | A2 | A3 | A7 | <b>A</b> 8 |  |  |
|----|----|----|----|------------|--|--|
| Х  | Х  | Х  | Х  |            |  |  |

4.4 In I<sup>2</sup>C Master mode, SSPADD values of 0x00, 0x01, 0x02 are invalid. The current I<sup>2</sup>C Baud Rate Generator (BSG) is not set up to generate a clock signal for these values.

# Work around

None.

| A1 | A2 | A3 | A7 | <b>A</b> 8 |  |  |
|----|----|----|----|------------|--|--|
| Х  | Х  | Х  | Х  |            |  |  |

4.5 In I<sup>2</sup>C Master mode, the RCEN bit is not cleared by hardware if improper Stop is received on the bus.

# Work around

Reset the module via clearing and setting the SSPEN bit of SSPCON1.

#### Affected Silicon Revisions

| A1 | A2 | A3 | A7 | <b>A</b> 8 |  |  |
|----|----|----|----|------------|--|--|
| Х  | Х  | Х  | Х  |            |  |  |

4.6 In SPI Master mode, when the SPI clock is configured for Timer2/2 (SSPCON1 <3:0> = 0011), the first SPI high time may be short.

#### Work around

- Option 1: Ensure TMR2 value rolls over to zero immediately before writing to SSPBUF.
- Option 2: Turn Timer2 off and clear TMR2 before writing SSPBUF. Enable TMR2 after SSPBUF is written.

#### Affected Silicon Revisions

| A1 | A2 | A3 | A7 | <b>A</b> 8 |  |  |
|----|----|----|----|------------|--|--|
| Х  | Х  | Х  | Х  |            |  |  |

4.7 In any SPI Master mode, SCK = TMR2/2, if SSPBUF is written to while shifting out data, a ninth SCK pulse is incorrectly generated. At that point, the module locks the user from writing to the SSPBUF register, but a write attempt will still cause 8 or 9 more SCK pulses to be generated.

# Work around

The WCOL bit of the SSPCON register is correctly set to indicate that there was a write collision. Any time this bit is set, the module must be disabled and enabled (toggle SSPEN) to return to the correct operation. The bus will remain out of synchronization.

#### Affected Silicon Revisions.

| A1 | A | 12 | A3 | <b>A</b> 7 | <b>A</b> 8 |  |  |
|----|---|----|----|------------|------------|--|--|
| Х  |   | X  | Х  | Х          |            |  |  |

## 5. Module: Oscillator

5.1 Disabling the Primary External Oscillator circuitry (PRI\_SD = 1), immediately following a change in system clock from external LP oscillator to the internal oscillator, will halt code execution indefinitely.

## Work around

After changing from external LP oscillator to the internal oscillator, allow at least two instruction cycles before disabling the Primary External Oscillator circuitry.

#### Affected Silicon Revisions

| A1 | A2 | A3 | A7 | <b>A</b> 8 |  |  |
|----|----|----|----|------------|--|--|
| Х  |    |    |    |            |  |  |

5.2 The external LP Oscillator could fail operation at temperatures above 100 degrees Celsius.

#### Work around

None.

#### Affected Silicon Revisions

| A1 | A2 | A3 | A7 | <b>A</b> 8 |  |  |
|----|----|----|----|------------|--|--|
| Х  |    |    |    |            |  |  |

# 6. Module: Programmable Voltage Reference (VREF)

The VREF voltage reference can be output to the device CVREF pin by setting the DAC1OE bit of the VREFCON1 register to '1'. When the CVREF pin is enabled, pin RC2 is incorrectly set to Analog mode. The digital output buffer and digital input threshold detector functions of that pin are disabled.

#### Work around

Pin RC2 may only be used for analog functions when the voltage reference output is enabled on the CVREF pin. Ensure that the TRIS bit for pin RA0 is set to '1' for proper operation of the CVREF output.

| A1 | A2 | A3 | A7 | <b>A</b> 8 |  |  |
|----|----|----|----|------------|--|--|
| Х  |    |    |    |            |  |  |

# 7. Module: In-Circuit Serial Programming™ (ICSP™)

The device cannot be programmed using ICSP when the device VDD is less than 2.0V.

# Work around

Ensure that the device voltage is 2.0V or higher when programming the device.

# Affected Silicon Revisions

|   | A1 | A2 | A3 | A7 | <b>A</b> 8 |  |  |
|---|----|----|----|----|------------|--|--|
| ſ | Х  | Х  | Х  | Х  |            |  |  |

# 8. Module: Internal Oscillator

The frequency tolerance of the HFINTOSC internal oscillator is +2% to -2.5% from  $0-85^{\circ}$ C.

# Work around

None.

## Affected Silicon Revisions

| A1 | A2 | A3 | A7 | <b>A</b> 8 |  |  |
|----|----|----|----|------------|--|--|
| Х  | Х  | Х  | Х  |            |  |  |

# 9. Module: PORTB Interrupt-on-Change

Setting a PORTB interrupt-on-change enable bit of the IOCB register while the corresponding PORTB input is high will cause an RBIF interrupt.

# Work around

Set the IOCB bits to the desired configuration, then read PORTB to clear the mismatch latches. Finally, clear the RBIF bit before setting the RBIE bit.

| A1 | A2 | A3 | A7 | <b>A</b> 8 |  |  |
|----|----|----|----|------------|--|--|
| Х  | Х  | Х  | Х  |            |  |  |

# **Data Sheet Clarifications**

The following typographic corrections and clarifications are to be noted for the latest version of the device data sheet (DS41365C).

None.

# APPENDIX A: DOCUMENT REVISION HISTORY

Rev. A Document (3/2009)

Initial release of this document.

Rev. B Document (5/2009)

Revised Table 1; Added Table 2; Added Module 8: Internal Oscillator.

Added Data Sheet Clarifications Module 1: Electrical Specifications and Module 2: Device Overview.

# Rev. C Document (4/2010)

Updated Table 1 and Table 2 adding revisions A7 and A8; Added Module 1.2; Added Module 3.4; Added Module 9: PORTB Interrupt-on-Change.

Data Sheet Clarifications:

Removed Modules 1 and 2.

# PIC18F1XK22/LF1XK22

NOTES:

#### Note the following details of the code protection feature on Microchip devices:

- · Microchip products meet the specification contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions.
- There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property.
- Microchip is willing to work with the customer who is concerned about the integrity of their code.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable."

Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act.

Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights.

# QUALITY MANAGEMENT SYSTEM CERTIFIED BY DNV ISO/TS 16949:2002

#### Trademarks

The Microchip name and logo, the Microchip logo, dsPIC, KEELOQ, KEELOQ logo, MPLAB, PIC, PICmicro, PICSTART, PIC<sup>32</sup> logo, rfPIC and UNI/O are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

FilterLab, Hampshire, HI-TECH C, Linear Active Thermistor, MXDEV, MXLAB, SEEVAL and The Embedded Control Solutions Company are registered trademarks of Microchip Technology Incorporated in the U.S.A.

Analog-for-the-Digital Age, Application Maestro, CodeGuard, dsPICDEM, dsPICDEM.net, dsPICworks, dsSPEAK, ECAN, ECONOMONITOR, FanSense, HI-TIDE, In-Circuit Serial Programming, ICSP, Mindi, MiWi, MPASM, MPLAB Certified logo, MPLIB, MPLINK, mTouch, Octopus, Omniscient Code Generation, PICC, PICC-18, PICDEM, PICDEM.net, PICkit, PICtail, REAL ICE, rfLAB, Select Mode, Total Endurance, TSHARC, UniWinDriver, WiperLock and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

SQTP is a service mark of Microchip Technology Incorporated in the U.S.A.

All other trademarks mentioned herein are property of their respective companies.

© 2010, Microchip Technology Incorporated, Printed in the U.S.A., All Rights Reserved.



ISBN: 978-1-60932-144-4

Microchip received ISO/TS-16949:2002 certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona; Gresham, Oregon and design centers in California and India. The Company's quality system processes and procedures are for its PIC® MCUs and dsPIC® DSCs, KEELOQ® code hopping devices, Serial EEPROMs, microperipherals, nonvolatile memory and analog products. In addition, Microchip's quality system for the design and manufacture of development systems is ISO 9001:2000 certified.



# WORLDWIDE SALES AND SERVICE

#### AMERICAS

Corporate Office 2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 480-792-7200 Fax: 480-792-7277 Technical Support: http://support.microchip.com Web Address: www.microchip.com

Atlanta Duluth, GA Tel: 678-957-9614 Fax: 678-957-1455

Boston Westborough, MA Tel: 774-760-0087 Fax: 774-760-0088

Chicago Itasca, IL Tel: 630-285-0071 Fax: 630-285-0075

**Cleveland** Independence, OH Tel: 216-447-0464 Fax: 216-447-0643

**Dallas** Addison, TX Tel: 972-818-7423 Fax: 972-818-2924

Detroit Farmington Hills, MI Tel: 248-538-2250 Fax: 248-538-2260

Kokomo Kokomo, IN Tel: 765-864-8360 Fax: 765-864-8387

Los Angeles Mission Viejo, CA Tel: 949-462-9523 Fax: 949-462-9608

**Santa Clara** Santa Clara, CA Tel: 408-961-6444 Fax: 408-961-6445

Toronto Mississauga, Ontario, Canada Tel: 905-673-0699 Fax: 905-673-6509

# ASIA/PACIFIC

Asia Pacific Office Suites 3707-14, 37th Floor Tower 6, The Gateway Harbour City, Kowloon Hong Kong Tel: 852-2401-1200 Fax: 852-2401-3431

Australia - Sydney Tel: 61-2-9868-6733 Fax: 61-2-9868-6755

**China - Beijing** Tel: 86-10-8528-2100 Fax: 86-10-8528-2104

**China - Chengdu** Tel: 86-28-8665-5511 Fax: 86-28-8665-7889

**China - Chongqing** Tel: 86-23-8980-9588 Fax: 86-23-8980-9500

**China - Hong Kong SAR** Tel: 852-2401-1200 Fax: 852-2401-3431

**China - Nanjing** Tel: 86-25-8473-2460

Fax: 86-25-8473-2470 China - Qingdao Tel: 86-532-8502-7355 Fax: 86-532-8502-7205

**China - Shanghai** Tel: 86-21-5407-5533 Fax: 86-21-5407-5066

China - Shenyang Tel: 86-24-2334-2829 Fax: 86-24-2334-2393

**China - Shenzhen** Tel: 86-755-8203-2660 Fax: 86-755-8203-1760

**China - Wuhan** Tel: 86-27-5980-5300 Fax: 86-27-5980-5118

**China - Xian** Tel: 86-29-8833-7252 Fax: 86-29-8833-7256

**China - Xiamen** Tel: 86-592-2388138 Fax: 86-592-2388130

**China - Zhuhai** Tel: 86-756-3210040 Fax: 86-756-3210049

# ASIA/PACIFIC

India - Bangalore Tel: 91-80-3090-4444 Fax: 91-80-3090-4123

**India - New Delhi** Tel: 91-11-4160-8631 Fax: 91-11-4160-8632

India - Pune Tel: 91-20-2566-1512 Fax: 91-20-2566-1513

**Japan - Yokohama** Tel: 81-45-471- 6166 Fax: 81-45-471-6122

**Korea - Daegu** Tel: 82-53-744-4301 Fax: 82-53-744-4302

Korea - Seoul Tel: 82-2-554-7200 Fax: 82-2-558-5932 or 82-2-558-5934

Malaysia - Kuala Lumpur Tel: 60-3-6201-9857 Fax: 60-3-6201-9859

**Malaysia - Penang** Tel: 60-4-227-8870 Fax: 60-4-227-4068

Philippines - Manila Tel: 63-2-634-9065 Fax: 63-2-634-9069

Singapore Tel: 65-6334-8870 Fax: 65-6334-8850

Taiwan - Hsin Chu Tel: 886-3-6578-300 Fax: 886-3-6578-370

**Taiwan - Kaohsiung** Tel: 886-7-536-4818 Fax: 886-7-536-4803

Taiwan - Taipei Tel: 886-2-2500-6610 Fax: 886-2-2508-0102

**Thailand - Bangkok** Tel: 66-2-694-1351 Fax: 66-2-694-1350

# EUROPE

Austria - Wels Tel: 43-7242-2244-39 Fax: 43-7242-2244-393 Denmark - Copenhagen Tel: 45-4450-2828 Fax: 45-4485-2829

France - Paris Tel: 33-1-69-53-63-20 Fax: 33-1-69-30-90-79

**Germany - Munich** Tel: 49-89-627-144-0 Fax: 49-89-627-144-44

**Italy - Milan** Tel: 39-0331-742611 Fax: 39-0331-466781

Netherlands - Drunen Tel: 31-416-690399 Fax: 31-416-690340

**Spain - Madrid** Tel: 34-91-708-08-90 Fax: 34-91-708-08-91

**UK - Wokingham** Tel: 44-118-921-5869 Fax: 44-118-921-5820

01/05/10