## 100 W motor control power board based on STIPN2M50T-H SLLIMM™nano IPM ### Introduction The STEVAL-IPMnM2N is a compact motor drive power board based on SLLIMM-nano™ (small low-loss intelligent molded module) IPM MOSFET-based (STIPN2M50T-H). It provides an affordable and easy-to-use solution for driving high power motors for a wide range of applications such as power white goods, air conditioning, compressors, power fans and 3-phase inverters for motor drives in general. The IPM itself consists of short-circuit rugged MOSFETs and a wide range of features like undervoltage lockout, smart shutdown, embedded temperature sensor and NTC, and overcurrent protection. The main characteristics of this evaluation board are small size, minimal BOM and high efficiency. It consists of an interface circuit (BUS and $V_{CC}$ connectors), bootstrap capacitors, snubber capacitor, hardware short-circuit protection, fault event and temperature monitoring. In order to increase the flexibility, it is designed to work in single- or three-shunt configuration and with triple current sensing options: three dedicated onboard op-amps, an internal IPM op-amp and op-amps embedded in the MCU. The Hall/Encoder section completes the circuit. With these advanced characteristics, the system is designed to achieve fast and accurate current feedback conditioning, satisfying the typical requirements for field-oriented control (FOC). The STEVAL-IPMnM2N is compatible with ST's STM32-based control board, enabling designers to build a complete platform for motor control. Figure 1. Motor control board (top view) based on SLLIMM-nano™ MOSFET ## 1 Key features - Input voltage: 125 400 V<sub>DC</sub> Nominal power: up to 100 W Nominal current: up to 1.2 A<sub>rms</sub> - Input auxiliary voltage: up to 20 V<sub>DC</sub> - Motor control connector (32 pins) interfacing with ST MCU boards - Single- or three-shunt resistors for current sensing (with sensing network) - Three options for current sensing: external dedicated op-amps, internal SLLIMM-nano op-amp (single) or through MCU - Overcurrent hardware protection - IPM temperature monitoring and protection - Hall sensors (3.3 / 5 V)/encoder inputs (3.3 / 5 V) - MOSFET intelligent power module: - SLLIMM-nano™ IPM MOSFET-based (STIPN2M50T-H Full molded package package) - · Universal design for further evaluation with bread board and testing pins - Very compact size Figure 2. Motor control board (bottom view) based on SLLIMM-nano™ MOSFET UM2283 - Rev 2 page 2/30 ## 2 Circuit schematics The full schematics for the SLLIMM-nano™ MOSFET card for STIPN1M50T-H IPM products is shown below. This card consists of an interface circuit (BUS and $V_{CC}$ connectors), bootstrap capacitors, snubber capacitor, short-circuit protection, fault output circuit, temperature monitoring, single-/three-shunt resistors and filters for input signals. It also includes bypass capacitors for $V_{CC}$ and bootstrap capacitors. The capacitors are located very close to the drive IC to avoid malfunction due to noise. Three current sensing options are provided: three dedicated onboard op-amps, one internal IPM op-amp and the embedded MCU op-amps; selection is performed through three jumpers. The Hall/Encoder section (powered at 5 V or 3.3 V) completes the circuit. UM2283 - Rev 2 page 3/30 # 2.1 Schematic diagrams Figure 3. STEVAL-IPMnM2N circuit schematic (1 of 5) UM2283 - Rev 2 page 4/30 Figure 4. STEVAL-IPMnM2N circuit schematic (2 of 5) UM2283 - Rev 2 page 5/30 Figure 5. STEVAL-IPMnM2N circuit schematic (3 of 5) UM2283 - Rev 2 page 6/30 Figure 6. STEVAL-IPMnM2N circuit schematic (4 of 5) UM2283 - Rev 2 page 7/30 Figure 7. STEVAL-IPMnM2N circuit schematic (5 of 5) UM2283 - Rev 2 page 8/30 Note: ## 3 Filters and key parameters ## 3.1 Input signals The input signals (LINx and HINx) to drive the internal MOSFETs are active high. A 375 k $\Omega$ (typ.) pull-down resistor is built-in for each input signal. To prevent input signal oscillation, an RC filter is added on each input as close as possible to the IPM. The filter is designed using a time constant of 10 ns (1 k $\Omega$ and 10 pF). ## 3.2 Bootstrap capacitor In the 3-phase inverter, the emitters of the low side MOSFETs are connected to the negative DC bus ( $V_{DC-}$ ) as common reference ground, which allows all low side gate drivers to share the same power supply, while the emitter of the high side MOSFETs is alternately connected to the positive ( $V_{DC+}$ ) and negative ( $V_{DC-}$ ) DC bus during running conditions. A bootstrap method is a simple and cheap solution to supply the high voltage section. This function is normally accomplished by a high voltage fast recovery diode. The SLLIMM-nano 2 MOSFET -based family includes a patented integrated structure that replaces the external diode with a high voltage DMOS functioning as a diode with series resistor. An internal charge pump provides the DMOS driving voltage. The value of the C<sub>BOOT</sub> capacitor should be calculated according to the application requirements. Figure 8. $C_{BOOT}$ graph selection shows the behavior of $C_{BOOT}$ (calculated) versus switching frequency (f<sub>sw</sub>), with different values of $\Delta V_{CBOOT}$ for a continuous sinusoidal modulation and a duty cycle $\delta$ = 50%. This curve is taken from application note AN4840 (available on www.st.com); calculations are based on the STGIP5C60T-Hyy device, which represents the worst case scenario for this kind of calculation. The boot capacitor must be two or three times larger than the C<sub>BOOT</sub> calculated in the graph. For this design, a value of 2.2 µF was selected. Figure 8. C<sub>BOOT</sub> graph selection UM2283 - Rev 2 page 9/30 ### 3.3 Overcurrent protection The SLLIMM-nano MOSFET -based integrates a comparator for fault sensing purposes. The comparator has an internal voltage reference $V_{REF}$ (540 mV typ.) connected to the inverting input, while the non-inverting input on the CIN pin can be connected to an external shunt resistor to implement the overcurrent protection function. When the comparator triggers, the device enters the shutdown state. The comparator output is connected to the SD pin in order to send the fault message to the MCU. ### 3.3.1 SD pin The SD is an input/output pin (open drain type if used as output) used for enable and fault; it is shared with NTC thermistor, internally connected to GND. The pull-up resistor (R10) causes the voltage $V_{SD}$ -GND to decrease as the temperature increases. To maintain the voltage above the high-level logic threshold, the pull-up resistor is sized at 1 k $\Omega$ (3.3 V MCU power supply). The filter on $\overline{SD}$ (R10 and C18) must be sized to obtain the desired re-starting time after a fault event and placed as close as possible to the pin. A shutdown event can be managed by the MCU; in which case, the SD functions as the input pin. Conversely, the SD functions as an output pin when an overcurrent or undervoltage condition is detected. ### 3.3.2 Shunt resistor selection The value of the shunt resistor is calculated by the following equation: $$R_{SH} = \frac{V_{ref}}{I_{OC}} \tag{1}$$ Where V<sub>ref</sub> is the internal comparator (CIN) (0.54 V typ.) and I<sub>OC</sub> is the overcurrent threshold detection level. The maximum OC protection level should be set to less than the pulsed collector current in the datasheet. In this design, the overcurrent threshold level is fixed at $I_{OC}$ = 2.6 A in order to select a commercial shunt resistor value. $$R_{SH} = \frac{V_{ref} \cdot \left(\frac{R15 + R11}{R11}\right) + V_F}{I_{OC}} = \frac{0.54 \cdot \left(\frac{1000 + 4700}{4700}\right) + 0.18}{2.6} = 0.321 \,\Omega$$ (2) Where V<sub>F</sub> is the voltage drop across diodes D3, D4 and D5. For the power rating of the shunt resistor, the following parameters must be considered: - Maximum load current of inverter (85% of I<sub>nom [Arms]</sub>): I<sub>load(max)</sub> - Shunt resistor value at TC = 25 °C - Power derating ratio of shunt resistor at T<sub>SH</sub> =100 °C - Safety margin The power rating is calculated by the following equation: $$P_{SH} = \frac{1}{2} \cdot \frac{I_{load(max)}^{2} \cdot R_{SH} \cdot margin}{Derating\ gratio}$$ (3) The commercial value chosen was 0.66 $\Omega$ to which corresponds an overcurrent level of 2.5 A. The power rating is: • $$I_{nom} = 2A \rightarrow I_{nom[rms]} = \frac{I_{nom}}{\sqrt{2}} \rightarrow I_{load(max)} = 85 \% \left(I_{nom[rms]}\right)$$ $$= 1.2 A_{rms}$$ (4) - Power derating ratio of shunt resistor at TSH = 100 °C: 80% (from datasheetmanufacturer) - Safety margin: 30% $$P_{SH} = \frac{1}{2} \cdot \frac{1.2^2 \cdot 0.33 \cdot 1.3}{0.8} = 0.38 \, W \tag{5}$$ Considering the commercial value, a 1 W shunt resistor was selected. Based on the previous equations and conditions, the minimum shunt resistance and power rating is summarized below. UM2283 - Rev 2 page 10/30 Table 1. Shunt selection | Device | I <sub>nom(peak)</sub> [A] | OCP <sub>(peak)</sub> [A] | I <sub>load(max)</sub> [Arms] | R <sub>SHUNT</sub> [Ω] | Minimum shunt<br>power rating P <sub>SH</sub><br>[W] | |--------------|----------------------------|---------------------------|-------------------------------|------------------------|------------------------------------------------------| | STIPN2M50T-H | 2 | 2.5 | 1.2 | 0.33 | 0.38 | ### 3.3.3 CIN RC filter An RC filter network on the CIN pin is required to prevent short-circuits due to the noise on the shunt resistor. In this design, the R15-C8 RC filter has a constant time of about 1 µs. ### 3.3.4 Single- or three-shunt selection Single- or three-shunt resistor circuits can be adopted by setting the solder bridges SW5, SW6, SW7 and SW8. The figures below illustrate how to set up the two configurations. Solder bridge filling Figure 9. One-shunt configuration Figure 10. Three-shunt configuration Further details regarding sensing configuration are provided in the next section. UM2283 - Rev 2 page 11/30 ## 4 Current sensing amplifying network The STEVAL-IPMnM2N motor control evaluation board can be configured to run in three-shunt or single-shunt configurations for field oriented control (FOC). The current can be sensed thanks to the shunt resistor and amplified by using the on-board operational amplifiers or by the MCU (if equipped with op-amp). Once the shunt configuration is chosen by setting solder bridge on SW5, SW6, SW7 and SW8 (as described in the previous section), the user can choose whether to send the voltage shunt to the MCU amplified or not amplified. Single-shunt configuration requires a single op amp so the only voltage sent to the MCU to control the sensing is connected to phase V through SW2. Switch SW17 is used to send amplified signal coming from the internal IPM op-amp or from an external one. SW1, SW2, SW3 and SW17 can be configured to select which signals are sent to the microcontroller, as per the following table. | Configuration | Sensing | Bridge (SW1) | Bridge (SW2) | Bridge (SW3) | Bridge (SW17) | |---------------|-----------------|--------------|--------------|--------------|---------------| | | IPM op-amp | open | 1-2 | open | 2-3 | | Single Shunt | On board op-amp | open | 1-2 | open | 1-2 | | | MCU op-amp | open | 2-3 | open | 1-2 | | Thurs Church | On board op-amp | 1-2 | 1-2 | 1-2 | 1-2 | | Three Shunt | MCU op-amp | 2-3 | 2-3 | 2-3 | 1-2 | Table 2. Op-amp sensing configuration The operational amplifier TSV994 used on the amplifying networks has a 20 MHz gain bandwidth from a single positive supply of 3.3 V. The amplification network must allow bidirectional current sensing, so an output offset $V_O = +1.65 \text{ V}$ represents zero current. For the STIPN2M50T-H ( $I_{OCP}$ = 2.5 A; $R_{SHUNT}$ = 0.33 $\Omega$ ), the maximum measurable phase current, considering that the output swings from +1.65 V to +3.3 V (MCU supply voltage) for positive currents and from +1.65 V to 0 for negative currents is: #### **Equation 5** $$MaxMeasCurrent = \frac{\Delta V}{r_m} = 2.5 A \tag{6}$$ $$r_m = \frac{\Delta V}{MaxMeasCurrent} = \frac{1.65}{2.5} = 0.66 \,\Omega \tag{7}$$ The overall trans-resistance of the two-port network is: $$r_m = R_{SHUNT} \cdot AMP = 0.33 \cdot AMP = 0.66 \,\Omega \tag{8}$$ $$AMP = \frac{r_m}{R_{SHUNT}} = \frac{0.66}{0.33} = 2 \tag{9}$$ Finally choosing $R_a$ = $R_b$ and $R_c$ = $R_d$ , the differential gain of the circuit is: $$AMP = \frac{R_C}{R_R} = 1.9 \tag{10}$$ An amplification gain of 1.9 was chosen. The same amplification is obtained for all the other devices, taking into account the OCP current and the shunt resistance, as described in Table 1. The RC filter for output amplification is designed to have a time constant that matches noise parameters in the range of 1.5 µs: $$4 \cdot \tau = 4 \cdot R_e \cdot C_c = 1.5 \,\mu s \tag{11}$$ UM2283 - Rev 2 page 12/30 $$C_C = \frac{1.5 \,\mu s}{4 \cdot 1000} = 375 \,pF \, \Big( 330 \,pF \,selected \Big)$$ (12) Table 3. Amplifying networks | Phase | | Amplifyin | | RC 1 | filter | | |---------|-----|-----------|-----|------|--------|-----| | Filase | Ra | Rb | Rc | Rd | Re | Сс | | Phase U | R21 | R23 | R20 | R24 | R22 | C25 | | Phase V | R26 | R27 | R25 | R29 | R43 | C29 | | Phase W | R30 | R32 | R28 | R33 | R31 | C31 | UM2283 - Rev 2 page 13/30 ## 5 Temperature monitoring The SLLIMM-nano MOSFET family integrates an NTC thermistor placed close to the power stage. The board is designed to use it in sharing with the SD pin. Monitoring can be enabled and disabled via the SW4 switch. ### 5.1 NTC Thermistor The built-in thermistor (85 k $\Omega$ at 25 °C) is inside the IPM and connected on $\overline{SD}$ /OD pin2 (shared with the SD function). Given the NTC characteristic and the sharing with the $\overline{SD}$ function, the network is designed to keep the voltage on this pin higher than the minimum voltage required for the pull up voltage on this pin over the whole temperature range. Considering $V_{bias}$ = 3.3 V, a pull up resistor of 1 k $\Omega$ (R10) was used. The figure below shows the typical voltage on this pin as a function of device temperature. Figure 11. NTC voltage vs temperature UM2283 - Rev 2 page 14/30 # **6** Firmware configuration for STM32 PMSM FOC SDK The following table summarizes the parameters which customize the latest version of the ST FW motor control library for permanent magnet synchronous motors (PMSM): STM32 PMSM FOC SDK for this STEVAL-IPMnM2N. Table 4. ST motor control workbench GUI parameters - STEVAL-IPMnM2N | Block | Parameter | Value | |-------------------------|----------------------------|------------------------------------------------------------------------| | | Comparator threshold | $V_{ref} \cdot \left(\frac{R15 + R11}{R11}\right) + V_F = 0.83 V$ (13) | | Over current protection | Overcurrent network offset | 0 | | | Overcurrent network gain | 0.1 V/A | | Bus voltage sensing | Bus voltage divider | 1/125 | | | Min rated voltage | 125 V | | Rated bus voltage info | Max rated voltage | 400 V | | | Nominal voltage | 325 V | | | Current reading typology | Single- or three-shunt | | Current sensing | Shunt resistor value | 0.33 Ω | | | Amplifying network gain | 1.9 | | | Phase U Driver | HS and LS: Active high | | Command stage | Phase V Driver | HS and LS: Active high | | | Phase W Driver | HS and LS: Active high | UM2283 - Rev 2 page 15/30 # 7 Connectors, jumpers and test pins **Table 5. Connectors** | Connector | Connector Description / pinout | | | | | | |-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | J1 | Supply connector (DC – 125 V to 400 V) 1-L - phase 2 N - neutral | | | | | | | | Motor control connector | | | | | | | | 1 - emergency stop 3 - PWM-1H 5 - PWM-1L 7 - PWM-2H 9 - PWM-3H | 2 - GND<br>4 - GND<br>6 - GND<br>8 - GND<br>10 - GND<br>12 - GND | | | | | | J2 | 13 - PWM-3L 15 - current phase A 17 - current phase B 19 - current phase C 21 - NTC bypass relay 23 - dissipative brake PWM 25 - +V power 27- PFC sync. 29 - PWM VREF 31 - measure phase A | 14 - HV bus voltage 16 - GND 18 - GND 20 - GND 22 - GND 24 - GND 26 - heat sink temperature 28 - VDD_m 30 - GND 32 - GND | | | | | | J3 | 33 - measure phase B Motor connector phase A phase B phase C | | | | | | | J4 | <ul> <li>V<sub>CC</sub> supply (20 V<sub>DC</sub> max)</li> <li>positive</li> <li>negative</li> </ul> | | | | | | | J5 | <ol> <li>Hall sensors ir</li> <li>Hall sensors ir</li> <li>3.3</li> </ol> | der input connector input 1 / encoder A+ input 2 / encoder B+ input 3 / encoder Z+ or 5 Vdc GND | | | | | **Table 6. Jumpers** | Jumper Description | | |--------------------|-----------------------------------------------| | | To choose current U to send to control board: | | SW1 | Jumper on 1-2: from amplification | | | Jumper on 2-3: directly from motor output | UM2283 - Rev 2 page 16/30 | Jumper | Description | | | | |-------------------|-----------------------------------------------------------------------|---------------|--|--| | | To choose current V to send to control board | | | | | SW2 | Jumper on 1-2: from amplification | | | | | | Jumper on 2-3: directly from motor output | ıt | | | | | To choose current W to send to control boa | ard: | | | | SW3 | Jumper on 1-2: from amplification | | | | | | Jumper on 2-3: directly from motor output | | | | | SW4 | To send or not temperature information, coming from | NTC, to micro | | | | | To choose one shunt or 3 shunt configuration. (Through solder bridge) | | | | | SW5, SW6 SW7, SW8 | SW5, SW6 close SW7, SW8 open one sh | | | | | | SW5, SW6 open SW7, SW8 close | three shunt | | | | | To choose input power for Hall/Encoder | | | | | SW9, SW16 | Jumper on 1-2: 5 V | | | | | | Jumper on 2-3: 3.3 V | | | | | SW10, SW13 | To modify phase A hall sensor network | | | | | SW11, SW14 | To modify phase B hall sensor network | | | | | SW12, SW15 | To modify phase C hall sensor network | | | | | | To choose on board or IPM op-amp in one shunt configuration | | | | | SW17 | Jumper on 1-2: on board op-amp | | | | | | Jumper on 2-3: IPM op-amp | | | | Table 7. Test pins | Test Pin | Description | |----------|-----------------------------------------| | TP1 | OUTW | | TP2 | HINW (high side W control signal input) | | TP3 | VccW | | TP4 | SD (shutdown pin)/NTC | | TP5 | LINW (high side W control signal input) | | TP6 | OP+ | | TP7 | OPOUT | | TP8 | OP- | | TP9 | VbootW | | TP10 | OUTV | | TP11 | NV | | TP12 | HINV (high side V control signal input) | | TP13 | VbootV | | TP14 | LINV (high side V control signal input) | | TP15 | CIN | | TP16 | NU | | TP17 | NW | UM2283 - Rev 2 page 17/30 | Test Pin | Description | | | | |----------|-----------------------------------------|--|--|--| | TP18 | OUTU | | | | | TP19 | VbootU | | | | | TP20 | LINU (high side U control signal input) | | | | | TP21 | Ground | | | | | TP22 | Ground | | | | | TP23 | HinU (high side U control signal input) | | | | | TP24 | Current_A_amp | | | | | TP25 | Current_B_amp | | | | | TP26 | Current_C_amp | | | | | TP27 | Ground | | | | UM2283 - Rev 2 page 18/30 # 8 Bill of material Table 8. Bill of materials | Item | Qty | Reference | Part/Value | Description | Manufacturer | Order code | |------|-----|------------------------------------------------|------------------------|-------------------------------------|--------------------------------|--------------------| | 1 | 0 | C1 | 330 µF 400 V<br>±10% | Electrolytic capacitor - DNM | EPCOS | B43501A9337M000 | | 2 | 4 | C2, C22, C26, C28 | 10 nF 50 V<br>±10% | Ceramic<br>multilayer<br>capacitors | AVX | 12065C103KAT2A | | 3 | 2 | C3, C4 | 47 μF 50 V<br>±20% | Electrolytic capacitor | any | any | | 4 | 3 | C5, C6, C7 | 2.2 μF 25 V<br>±10% | Ceramic<br>multilayer<br>capacitors | Murata | GCM31MR71E225KA57L | | 5 | 1 | C8 | 1 nF 50 V ±10% | Ceramic<br>multilayer<br>capacitors | Kemet | C1206C102K5RACTU | | 6 | 1 | C12 | 10 μF 50 V<br>±20% | Electrolytic capacitor | AVX | 12061A100JAT2A | | 7 | 9 | C10, C11, C14, C15, C16,<br>C19, C35, C36, C37 | 10 pF 100 V<br>±10% | Ceramic<br>multilayer<br>capacitors | AVX | 12061A100JAT2A | | 8 | 1 | C17 | 0.1 μF 630 V<br>±10% | Ceramic<br>multilayer<br>capacitor | Murata | GRM43DR72J104KW01L | | 9 | 1 | C18 | 3.3 nF 50 V<br>±10% | Ceramic<br>multilayer<br>capacitor | Kemet | C1206C332K5RACTU | | 10 | 1 | C21 | 4.7 μF 50 V<br>±20% | Electrolytic capacitor | any | any | | 11 | 3 | C24, C27, C30 | 100 pF 100 V<br>±10% | Ceramic<br>multilayer<br>capacitors | Kemet | C1206C101J1GACTU | | 12 | 3 | C25, C29, C31 | 330 pF 50 V<br>±10% | Ceramic<br>multilayer<br>capacitors | AVX | 12065A331JAT2A | | 13 | 5 | C13, C23, C32, C33, C34 | 100 nF 50 V<br>±10% | Ceramic<br>multilayer<br>capacitors | AVX | 12065C104KAZ2A | | 14 | 5 | D1, D3, D4, D5, D10 | Diode BAT48J | - | ST | BAT48J | | 15 | 1 | D2 | LED | Red LED | Ledtech | L4RR3000G1EP4 | | 16 | 4 | D6, D7, D8, D9 | 20 V±5% | ZENER diode | Fairchild<br>Semiconductor | MMSZ5250B | | 17 | 1 | J1 | 7.62 mm - 2 P<br>300 V | Connector | TE Connectivity AMP Connectors | 282845-2 | | 18 | 1 | J2 | 34 P | Connector | RS | 625-7347 | | 19 | 1 | J3 | 7,62 mm - 3 P<br>400 V | Connector | TE Connectivity AMP Connectors | 282845-3 | | 20 | 1 | J4 | 5 mm - 2 P 50 V | Connector | Phoenix Contact | 1729128 | UM2283 - Rev 2 page 19/30 | Item | Qty | Reference | Part/Value | Description | Manufacturer | Order code | |------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------|-------------------------|--------------|---------------| | 21 | 1 | J5 | 2.54 mm - 5 P<br>63 V | Connector | RS | W81136T3825RC | | 22 | 2 | R1, R2 | 470 kΩ 400 V<br>±1% | Metal film SMD resistor | any | any | | 23 | 1 | R3 | 120 Ω 400 V<br>±1% | Metal film SMD resistor | any | any | | 24 | 1 | R4 | 7.5 kΩ 400 V<br>±1% | Metal film SMD resistor | Panasonic | ERJP08F7501V | | 25 | 19 | R5, R6, R7, R8, R9, R10,<br>R13, R14, R15, R19, R21,<br>R22, R23, R26, R27, R30,<br>R31, R32, R43 | 1 kΩ 25 V ±1% | Metal film SMD resistor | any | any | | 26 | 1 | R12 | 5.6 kΩ 25 V ±1% | Metal film SMD resistor | any | any | | 27 | 3 | R16, R17, R18 | 0.33 Ω ±1% | Metal film SMD resistor | Panasonic | ERJ1TRQFR68U | | 28 | 6 | R20, R24, R25 ,R28, R29,<br>R33 | 1.9 kΩ, 25 V<br>±1% | Metal film SMD resistor | any | any | | 29 | 3 | R37, R38, R39 | 2.4 kΩ 25 V ±1% | Metal film SMD resistor | any | any | | 30 | 7 | R11, R34, R35 ,R36, R40,<br>R41, R42 | 4.7 kΩ 25 V ±1% | Metal film SMD resistor | any | any | | 31 | 3 | RC1, RC8, RC14 | 0 Ω | Metal film SMD resistor | any | any | | 32 | 0 | RC2, RC3, RC4,RC5,<br>RC6, RC7, RC9, RC10,<br>RC11, RC12, RC13 | DNM | | | | | 33 | 2 | SW7, SW8 | Solder Bridge | - | - | - | | 34 | 2 | SW5, SW6 | open | - | - | - | | 35 | 6 | SW1, SW2, SW3, SW9,<br>SW16, SW17 | Jumper 2.54 | PTH 3 pin | RS | W81136T3825RC | | 36 | 7 | SW4, SW10, SW11,<br>SW12, SW13, SW14,<br>SW15 | Jumper 2.54 | PTH 2 pin | RS | W81136T3825RC | | 37 | 26 | TP1, TP2, TP3, TP4, TP5,<br>TP6, TP7, TP8, TP9,<br>TP10, TP11, TP12, TP13,<br>TP14, TP15, TP16, TP17,<br>TP18, TP19, TP20, TP22,<br>TP23, TP24, TP25, TP26,<br>TP27 | PCB terminal 1 mm | PTH 1 pin | KEYSTONE | 5001 | | 38 | 1 | TP21 | PCB terminal<br>12.7 mm | | HARWIN | D3083B-46 | | 39 | 10 | to close SWxy | Jumper TE<br>Connectivity<br>female straight,<br>Black, 2-way,<br>2.54 mm | - | RS | 881545-2 | | 40 | 1 | U1 | TSV994IDT | - | ST | TSV994IDT | | 41 | 1 | U2 | STIPN2M50T-H | PTH 26 pin | ST | STIPN2M50T-H | UM2283 - Rev 2 page 20/30 ## 9 PCB design guide Optimization of PCB layout for high voltage, high current and high switching frequency applications is a critical point. PCB layout is a complex matter as it includes several aspects, such as length and width of track and circuit areas, but also the proper routing of the traces and the optimized reciprocal arrangement of the various system elements in the PCB area. A good layout can help the application to properly function and achieve expected performance. On the other hand, a PCB without a careful layout can generate EMI issues, provide overvoltage spikes due to parasitic inductance along the PCB traces and produce higher power loss and even malfunction in the control and sensing stages. In general, these conditions were applied during the design of the board: - PCB traces designed as short as possible and the area of the circuit (power or signal) minimized to avoid the sensitivity of such structures to surrounding noise. - Good distance between switching lines with high voltage transitions and the signal line sensitive to electrical noise - The shunt resistors were placed as close as possible to the low side pins of the SLLIMM. To decrease the parasitic inductance, a low inductance type resistor (SMD) was used. - RC filters were placed as close as possible to the SLLIMM pins in order to increase their efficiency. ### 9.1 Layout of reference board All the components are inserted on the top of the board. Only the IPM module is inserted on the bottom to allow the insertion of a suitable heatsink for the application. Figure 12. Silk screen and etch - top side UM2283 - Rev 2 page 21/30 Figure 13. Silk screen and etch - bottom side UM2283 - Rev 2 page 22/30 ## 10 Recommendations and suggestions - The BOM list is not provided with a bulk capacitor already inserted in the PCB. However, the necessary space has been included (C1). In order to obtain a stable bus supply voltage, it is advisable to use an adequate bulk capacity. For general motor control applications, an electrolytic capacitor of at least 100 µF is suggested. - Similarly, the PCB does not come with a heat sink. You can place one above the IPM on the back side of the PCB with thermal conductive foil and screws. R<sub>TH</sub> is an important factor for good thermal performance and depends on certain factors such as current phase, switching frequency, power factor and ambient temperature. - The board requires +5 V and +3.3 V to be supplied externally through the 34-pin motor control connector J2. Please refer to the relevant board manuals for information on key connections and supplies. UM2283 - Rev 2 page 23/30 # 11 General safety instructions ### Danger: The evaluation board works with high voltage which could be deadly for the users. Furthermore all circuits on the board are not isolated from the line input. Due to the high power density, the components on the board as well as the heat sink can be heated to a very high temperature, which can cause a burning risk when touched directly. This board is intended for use by experienced power electronics professionals who understand the precautions that must be taken to ensure that no danger or risk may occur while operating this board. ### Caution: After the operation of the evaluation board, the bulk capacitor C1 (if used) may still store a high energy for several minutes. So it must be first discharged before any direct touching of the board. #### Important: To protect the bulk capacitor C1, we strongly recommended using an external brake chopper after C1 (to discharge the high brake current back from the induction motor). UM2283 - Rev 2 page 24/30 ## 12 References Freely available on www.st.com: - 1. STIPN2M50T-H datasheet - 2. TSV994 datasheet - 3. BAT48 datasheet - 4. MMSZ5250B datasheet - 5. UM1052 STM32F PMSM single/dual FOC SDK v4.3 - 6. AN4043 SLLIMM™-nano small low-loss intelligent molded module UM2283 - Rev 2 page 25/30 # **Revision history** Table 9. Document revision history | Date | Version | Changes | |-------------|---------|------------------| | 12-Sep-2017 | 1 | Initial release. | | 24-May-2018 | 2 | Updated title. | UM2283 - Rev 2 page 26/30 # **Contents** | 1 | Key | feature | s | 2 | | | |-----|------------------------------------------------|-------------------|----------------------------------|----|--|--| | 2 | Circuit schematics | | | | | | | | 2.1 | Schen | natic diagrams | | | | | 3 | Filters and key parameters | | | | | | | | 3.1 | 3.1 Input signals | | | | | | | 3.2 Bootstrap capacitor | | | | | | | | 3.3 | 9 | | | | | | | | 3.3.1 | SD pin | 10 | | | | | | 3.3.2 | Shunt resistor selection | 10 | | | | | | 3.3.3 | CIN RC filter | 11 | | | | | | 3.3.4 | Single- or three-shunt selection | 11 | | | | 4 | Curi | ent ser | nsing amplifying network | | | | | 5 | Temperature monitoring | | | | | | | | 5.1 | NTC T | hermistor | 14 | | | | 6 | Firmware configuration for STM32 PMSM FOC SDK1 | | | | | | | 7 | Con | nectors | s, jumpers and test pins | | | | | 8 | Bill | of mate | rial | 19 | | | | 9 | PCB design guide | | | | | | | | 9.1 Layout of reference board | | | | | | | 10 | Rec | ommen | dations and suggestions | | | | | 11 | General safety instructions | | | | | | | 12 | References | | | | | | | Rev | rision | historv | · | | | | # **List of tables** | Table 1. | Shunt selection | 11 | |----------|------------------------------------------------------------|----| | Table 2. | Op-amp sensing configuration | 12 | | Table 3. | Amplifying networks | 13 | | Table 4. | ST motor control workbench GUI parameters - STEVAL-IPMnM2N | 15 | | Table 5. | Connectors | 16 | | Table 6. | Jumpers | 16 | | Table 7. | Test pins | 17 | | Table 8. | Bill of materials | 19 | | Table 9. | Document revision history | 26 | # **List of figures** | Figure 1. | Motor control board (top view) based on SLLIMM-nano™ MOSFET | 1 | |------------|----------------------------------------------------------------|----| | Figure 2. | Motor control board (bottom view) based on SLLIMM-nano™ MOSFET | 2 | | Figure 3. | STEVAL-IPMnM2N circuit schematic (1 of 5) | 4 | | Figure 4. | STEVAL-IPMnM2N circuit schematic (2 of 5) | 5 | | Figure 5. | STEVAL-IPMnM2N circuit schematic (3 of 5) | 6 | | Figure 6. | STEVAL-IPMnM2N circuit schematic (4 of 5) | 7 | | Figure 7. | STEVAL-IPMnM2N circuit schematic (5 of 5) | 8 | | Figure 8. | C <sub>BOOT</sub> graph selection | 9 | | Figure 9. | One-shunt configuration | 11 | | Figure 10. | Three-shunt configuration | 11 | | Figure 11. | NTC voltage vs temperature | 14 | | Figure 12. | Silk screen and etch - top side | 21 | | Figure 13. | Silk screen and etch - bottom side | 22 | UM2283 - Rev 2 page 29/30 ### **IMPORTANT NOTICE - PLEASE READ CAREFULLY** STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement. Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products. No license, express or implied, to any intellectual property right is granted by ST herein. Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product. ST and the ST logo are trademarks of ST. All other product or service names are the property of their respective owners. Information in this document supersedes and replaces information previously supplied in any prior versions of this document. © 2018 STMicroelectronics - All rights reserved UM2283 - Rev 2 page 30/30